ALMARVI Execution Platform: Heterogeneous Video Processing SoC Platform on FPGA

J Signal Process Syst. 2019;91(1):61-73. doi: 10.1007/s11265-018-1424-1. Epub 2019 Jan 2.

Abstract

The proliferation of processing hardware alternatives allows developers to use various customized computing platforms to run their applications in an optimal way. However, porting application code on custom hardware requires a lot of development and porting effort. This paper describes a heterogeneous computational platform (the ALMARVI execution platform) comprising of multiple communicating processors that allow easy programmability through an interface to OpenCL. The ALMARVI platform uses processing elements based on both VLIW and Transport Triggered Architectures (ρ-VEX and TCE cores, respectively). It can be implemented on Zynq devices such as the ZedBoard, and supports OpenCL by means of the pocl (Portable OpenCL) project and our ALMAIF interface specification. This allows developers to execute kernels transparently on either processing elements, thereby allowing to optimize execution time with minimal design and development effort.

Keywords: ALMARVI; OpenCL; TCE; TTA; ZYNQ; pocl; rVEX.