A CMOS compatible thermoelectric device made of crystalline silicon membranes with nanopores

Nanotechnology. 2022 Sep 26;33(50). doi: 10.1088/1361-6528/ac8d12.

Abstract

Herein, we report the use of nanostructured crystalline silicon as a thermoelectric material and its integration into thermoelectric devices. The proof-of-concept relies on the partial suppression of lattice thermal conduction by introducing pores with dimensions scaling between the electron mean free path and the phonon mean free path. In other words, we artificially aimed at the well-known 'electron crystal and phonon glass' trade-off targeted in thermoelectricity. The devices were fabricated using CMOS-compatible processes and exhibited power generation up to 5.5 mW cm-2under a temperature difference of 280 K. These numbers demonstrate the capability to power autonomous devices with environmental heat sources using silicon chips of centimeter square dimensions. We also report the possibility of using the developed devices for integrated thermoelectric cooling.

Keywords: CMOS; energy harvesting; peltier cooling; phonon scattering; silicon; silicon-on-insulator; thermoelectricity.