A 0.3V 10b 3MS/s SAR ADC With Comparator Calibration and Kickback Noise Reduction for Biomedical Applications

IEEE Trans Biomed Circuits Syst. 2020 Jun;14(3):558-569. doi: 10.1109/TBCAS.2020.2982912. Epub 2020 Mar 30.

Abstract

This paper presents a 10-bit successive approximation analog-to-digital converter (ADC) that operates at an ultralow voltage of 0.3 V and can be applied to biomedical implants. The study proposes several techniques to improve the ADC performance. A pipeline comparator was utilized to maintain the advantages of dynamic comparators and reduce the kickback noise. Weight biasing calibration was used to correct the offset voltage without degrading the operating speed of the comparator. The incorporation of a unity-gain buffer improved the bootstrap switch leakage problem during the hold period and reduced the effect of parasitic capacitances on the digital-to-analog converter. The chip was fabricated using 90-nm CMOS technology. The data measured at a supply voltage of 0.3 V and sampling rate of 3 MSps for differential nonlinearity and integral nonlinearity were +0.83/-0.54 and +0.84/-0.89, respectively, and the signal-to-noise plus distortion ratio and effective number of bits were 56.42 dB and 9.08 b, respectively. The measured total power consumption was 6.6 μW at a figure of merit of 4.065 fJ/conv.-step.

Publication types

  • Research Support, Non-U.S. Gov't

MeSH terms

  • Analog-Digital Conversion*
  • Biomedical Engineering / instrumentation*
  • Calibration
  • Electric Capacitance
  • Electrical Equipment and Supplies*
  • Equipment Design
  • Prostheses and Implants
  • Signal Processing, Computer-Assisted / instrumentation*