Border Trap Extraction with Capacitance- Equivalent Thickness to Reflect the Quantum Mechanical Effect on Atomic Layer Deposition High-k/In0.53Ga0.47As on 300-mm Si Substrate

Sci Rep. 2019 Jul 8;9(1):9861. doi: 10.1038/s41598-019-46317-2.

Abstract

This study presents a model to calculate the border trap density (Nbt) of atomic layer deposition high-k onto In0.53Ga0.47As on a 300-mm (001) Si substrate. This model considers the quantum confinement effect and band nonparabolicity. Capacitance-equivalent thickness (CET) was used to reflect the distance of the charge centroid from the oxide-semiconductor interface. The border trap values based on CET were found to be approximately 65% lower than the extracted values based on physical thickness in the In0.53Ga0.47As material. In an investigation of two different post-metal annealing effects on border traps, the border trap was more effectively passivated by N2-based forming gas annealing (FGA) compared with rapid thermal annealing (RTA), whereas a lower interface state density was observed in RTA-annealed samples compared with FGA-annealed samples. Nbt extraction at different bias voltages demonstrated that the applied frequencies travel deep into the oxide and interact with more traps as more the Fermi level passes the conduction band, thus creating tunneling with the carriers.