Vertically Integrated Multiple Nanowire Field Effect Transistor

Nano Lett. 2015 Dec 9;15(12):8056-61. doi: 10.1021/acs.nanolett.5b03460. Epub 2015 Nov 11.

Abstract

A vertically integrated multiple channel-based field-effect transistor (FET) with the highest number of nanowires reported ever is demonstrated on a bulk silicon substrate without use of wet etching. The driving current is increased by 5-fold due to the inherent vertically stacked five-level nanowires, thus showing good feasibility of three-dimensional integration-based high performance transistor. The developed fabrication process, which is simple and reproducible, is used to create multiple stiction-free and uniformly sized nanowires with the aid of the one-route all-dry etching process (ORADEP). Furthermore, the proposed FET is revamped to create nonvolatile memory with the adoption of a charge trapping layer for enhanced practicality. Thus, this research suggests an ultimate design for the end-of-the-roadmap devices to overcome the limits of scaling.

Keywords: field-effect transistor (FET); gate-all-around (GAA); one-route all-dry etch; silicon nanowire (SiNW); three-dimensional nonvolatile memory; vertical integration.

Publication types

  • Research Support, Non-U.S. Gov't