Programming time-multiplexed reconfigurable hardware using a scalable neuromorphic compiler

IEEE Trans Neural Netw Learn Syst. 2012 Jun;23(6):889-901. doi: 10.1109/TNNLS.2012.2191795.

Abstract

Scalability and connectivity are two key challenges in designing neuromorphic hardware that can match biological levels. In this paper, we describe a neuromorphic system architecture design that addresses an approach to meet these challenges using traditional complementary metal-oxide-semiconductor (CMOS) hardware. A key requirement in realizing such neural architectures in hardware is the ability to automatically configure the hardware to emulate any neural architecture or model. The focus for this paper is to describe the details of such a programmable front-end. This programmable front-end is composed of a neuromorphic compiler and a digital memory, and is designed based on the concept of synaptic time-multiplexing (STM). The neuromorphic compiler automatically translates any given neural architecture to hardware switch states and these states are stored in digital memory to enable desired neural architectures. STM enables our proposed architecture to address scalability and connectivity using traditional CMOS hardware. We describe the details of the proposed design and the programmable front-end, and provide examples to illustrate its capabilities. We also provide perspectives for future extensions and potential applications.

Publication types

  • Research Support, U.S. Gov't, Non-P.H.S.

MeSH terms

  • Action Potentials / physiology*
  • Animals
  • Computer Simulation
  • Equipment Design
  • Equipment Failure Analysis
  • Humans
  • Models, Neurological*
  • Nerve Net / physiology*
  • Neural Networks, Computer*
  • Neurons / physiology*
  • Semiconductors
  • Signal Processing, Computer-Assisted / instrumentation*
  • Software