Design and fabrication of vertically-integrated CMOS image sensors

Sensors (Basel). 2011;11(5):4512-38. doi: 10.3390/s110504512. Epub 2011 Apr 27.

Abstract

Technologies to fabricate integrated circuits (IC) with 3D structures are an emerging trend in IC design. They are based on vertical stacking of active components to form heterogeneous microsystems. Electronic image sensors will benefit from these technologies because they allow increased pixel-level data processing and device optimization. This paper covers general principles in the design of vertically-integrated (VI) CMOS image sensors that are fabricated by flip-chip bonding. These sensors are composed of a CMOS die and a photodetector die. As a specific example, the paper presents a VI-CMOS image sensor that was designed at the University of Alberta, and fabricated with the help of CMC Microsystems and Micralyne Inc. To realize prototypes, CMOS dies with logarithmic active pixels were prepared in a commercial process, and photodetector dies with metal-semiconductor-metal devices were prepared in a custom process using hydrogenated amorphous silicon. The paper also describes a digital camera that was developed to test the prototype. In this camera, scenes captured by the image sensor are read using an FPGA board, and sent in real time to a PC over USB for data processing and display. Experimental results show that the VI-CMOS prototype has a higher dynamic range and a lower dark limit than conventional electronic image sensors.

Keywords: CMOS image sensors; flip-chip bonding; logarithmic sensors; photodetectors; stacked ICs.

Publication types

  • Research Support, Non-U.S. Gov't

MeSH terms

  • Equipment Design*
  • Semiconductors
  • Transistors, Electronic*