Fabrication, characterization and simulation of high performance Si nanowire-based non-volatile memory cells

Nanotechnology. 2011 Jun 24;22(25):254020. doi: 10.1088/0957-4484/22/25/254020. Epub 2011 May 16.

Abstract

We report the fabrication, characterization and simulation of Si nanowire SONOS-like non-volatile memory with HfO(2) charge trapping layers of varying thicknesses. The memory cells, which are fabricated by self-aligning in situ grown Si nanowires, exhibit high performance, i.e. fast program/erase operations, long retention time and good endurance. The effect of the trapping layer thickness of the nanowire memory cells has been experimentally measured and studied by simulation. As the thickness of HfO(2) increases from 5 to 30 nm, the charge trap density increases as expected, while the program/erase speed and retention remain the same. These data indicate that the electric field across the tunneling oxide is not affected by HfO(2) thickness, which is in good agreement with simulation results. Our work also shows that the Omega gate structure improves the program speed and retention time for memory applications.

Publication types

  • Research Support, U.S. Gov't, Non-P.H.S.